# University of Victoria Department of Electrical & Computer Engineering CENG 255 - Introduction to Computer Architecture Laboratory Manual Laboratory Experiment #2

By

Farshad Khunjush, Nikitas J. Dimopoulos, and Kin F. Li

© University of Victoria, September 2008

You are expected to read this manual carefully and prepare in advance of your lab session. Pay particular attention to the parts that are **bolded and underlined**. You are required to address these parts in your lab report. In particular, all items in the **Prelab** section must be prepared in a written form **before your lab**. You are required to submit your written preparation during the lab, which will be graded by the lab instructor.

# **Laboratory 2: Implementing control structures**

#### 2.1 Goal

To familiarize with the implementation of control structures using the ColdFire instruction set.

# 2.2 Objectives

Upon the completion of this lab, you will be able to write assembly language programs that use:

- The condition code register.
- Operations that manipulate the condition code register.
- The conditional and unconditional branching operations.

In addition, you will be able to convert control structures in high-level languages to their corresponding assembly instructions.

# 2.3 <u>Prelab (You are required to submit your written preparation for this part, which will be graded by the lab instructor during the lab, and you have to include the graded Prelab in your final report.)</u>

- What is an overflow? When does it happen?
- What is sign-extended?
- What is a recursive function?
- What is bubble sort?
- The programs in ColdFire assembly language for each part of the lab in Section 2.5 (Lab Work)
- Include a well-commented listing of each program in Section 2.5. Comments should include register usage (i.e., which variables are kept in which registers), and a description of all symbols used.

#### 2.4 Introduction

In this lab we introduce the ColdFire branching operations and control structures so that high-level language statements can be translated into their corresponding assembly instructions. We discuss the operations for conditional and unconditional branching based on the bits in the condition-code register.

First, we introduce the condition-code register and its organization. Second, we consider the operations that affect the condition-code register. Third, we present the conditional and unconditional branching operations that use the bits in the condition-code register to control branching. Finally, we present how to translate high-level structures (e.g., *If-then-else*, *while*, *do..while*, and *for*) into ColdFire assembly language.

#### 2.4.1. The condition-code register (CCR)

The condition register in ColdFire consists of 5 bits, which holds the status of a previous operation (e.g., mathematical operations, comparisons) for a class of instructions. Many integer instructions affect the CCR that indicate some conditions of the instruction's result. Program and system control instructions also use certain combinations of these bits to control program and system flow.

Bits [3:0] represent a condition of the result generated by an operation. Bit 5, the extend bit, is an operand for multiprecision computations. Version 3 processors have an additional bit in the CCR: bit 7, the branch prediction bit.

The CCR condition-code register contains the following bits:

- The Carry (C) bit (CCR: bit 0). Set if a carry out of the most significant bit of the operand occurs.
- The **Overflow** (**V**) bit (CCR: bit 1). Set if an arithmetic overflow occurs implying that the result cannot be represented in the operand size; otherwise cleared.
- The **Zero** (**Z**) bit (CCR: bit 2). Set if the result equals zero; otherwise cleared.
- The **Negative** (N) bit (CCR: bit 3). Set if the most significant bit of the result is

set; otherwise cleared.

- The **Extend** (**E**) bit (CCR: bit 4). Set to the value of the C-bit for arithmetic operations; otherwise not affected or set to a specified result.
- 6–5 Reserved, should be cleared.
- The **Branch prediction** (**P**) (Version 3 only) (CCR: bit 7).

#### 2.4.2. Status Register (SR)

The SR stores the processor status, the interrupt priority mask, and other control bits. User software can read or write only SR[7–0], which is the "Condition Code Register (CCR)." The control bits indicate processor states: trace mode (T), supervisor or user mode (S), and master or interrupt state (M).

#### 2.4.3. Branch Instructions

The ColdFire architecture provides a variety of branch instructions. First, we discuss unconditional branch instructions.

#### 2.4.3.1 Unconditional branch instructions

This class of branch instructions takes place without considering conditions. We introduce different modes for unconditional branches:

• Unconditional branch, Relative addressing: in this case a relative displacement field encoded as a part of the instruction is added to the CPU's program counter register. The syntax for this instruction is as follows:

# BRA target\_address

• Unconditional Jump, Direct(Absolute) addressing: in this case the CPU's program counter register is loaded with the address of the target location. The address resides in the instruction. The syntax for this instruction is as follows:

#### JMP target\_address

• **Branch to Subroutine,** Relative addressing: The **BSR** instruction is typically used to transfer the control of a program to subroutines. Besides transferring program's control to a subroutine, the PC for the next instruction is saved on the top of the stack.

#### BSR target\_address

• **Jump to Subroutine,** Direct (Absloute) addressing: The JSR instruction is typically used to transfer the control of a program to subroutines. Besides transferring program's control to a subroutine, the PC for the next instruction is saved on the top of the stack.

# JSR target\_address

• **Return from Subroutine,** The RTS instruction is used to transfer the control of a program from a subroutine to its caller.

RTS

#### 2.4.3.2 Conditional branch instructions

The ColdFire has a rich set of conditional branches. These instructions have direct addressing mode and allow you to test any of the conditional bits in the condition-code register (CCR). Table 1 shows the syntax for these instructions.

**Table 1 - Syntax for conditional Branches** 

| Instruction | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Branch condition          |  |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--|
| BCC target  | Branch on carry clear                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | not C                     |  |
| BCS target  | Branch on carry clear                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | C                         |  |
| BEQ target  | Branch on equal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Z                         |  |
| BGE target  | Branch on greater than or equal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | $N.V + not \ N$ . not $V$ |  |
| BGT target  | $ Branch \ on \ greater \ than \qquad \qquad N.V. (not \ Z) + (not \ N). (not \ V). (n$ |                           |  |
| BHI target  | Branch on higher than not (CZ)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                           |  |
| BLE target  | Branch on less than or equal $Z + N.(\text{not } V)+(\text{not } N).V$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                           |  |
| BLS target  | Branch on lower than or same                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | C + Z                     |  |
| BLT target  | Branch on less than $N.(not V) + (not N).V$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                           |  |
| BMI target  | Branch on minus (i.e., negative) N                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                           |  |
| BNE target  | Branch on not equal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | not Z                     |  |
| BPL target  | Branch on plus (i.e., positive)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | not N                     |  |
| BVC target  | Branch on overflow clear not V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                           |  |
| BVS target  | Branch on overflow set                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | V                         |  |
|             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                           |  |

It should be noted that the BGE, BGT, BLE, and BLT instructions are signed comparison. However, the BCC, BHS, BHI, BLS, and BCS instructions are unsigned comparison.

Table 2 depicts different program control instructions.

**Table 2 - Program Control Instructions** 

|               |                                            |                | <u> </u>                                                                     |  |
|---------------|--------------------------------------------|----------------|------------------------------------------------------------------------------|--|
| Instruction   | Operand<br>Syntax                          | Operand Size   | Operation                                                                    |  |
| Conditional   |                                            |                |                                                                              |  |
| Bcc           | <label></label>                            | B, W, L        | If Condition True, Then PC + $d_n \rightarrow PC$                            |  |
| FBcc          | <label></label>                            | W, L           | If Condition True, Then PC + $d_n \rightarrow PC$                            |  |
| Scc           | Dx                                         | В              | If Condition True, Then 1s → Destination;<br>Else 0s → Destination           |  |
| Unconditional |                                            |                |                                                                              |  |
| BRA           | <label></label>                            | B, W, L        | $PC + d_n \rightarrow PC$                                                    |  |
| BSR           | <label></label>                            | B, W, L        | $SP-4 \rightarrow SP$ ; nextPC $\rightarrow$ (SP); PC + $d_n \rightarrow PC$ |  |
| FNOP          | nono                                       | nono           | PC + 2 → PC (FPU pipolino synohronizod)                                      |  |
| JMP           | <өа>у                                      | none           | Source Address → PC                                                          |  |
| JSR           | <өа>у                                      | none           | $SP-4 \rightarrow SP$ ; nextPC $\rightarrow$ (SP); Source $\rightarrow$ PC   |  |
| NOP           | none                                       | none           | PC + 2 → PC (Integer Pipeline Synchronized)                                  |  |
| TPF           | none<br># <data><br/>#<data></data></data> | none<br>W<br>L | IPC + 2→ PC<br>PC + 4 → PC<br>PC + 6→ PC                                     |  |
| Returns       |                                            |                |                                                                              |  |
| RTS           | none                                       | none           | $(SP) \rightarrow PC; SP + 4 \rightarrow SP$                                 |  |
| Test Operand  |                                            |                |                                                                              |  |
| TAS           | <ea>x</ea>                                 | В              | Destination Tested → CCR;<br>1 → bit 7 of Destination                        |  |

```
CC-Carry clear
                                 GE-Greater than or equal
LS-Lower or same
                                PL—Plus
CS-Carry set
                                GT-Greater than
LT—Less than
                                T—Always true<sup>1</sup>
EQ-Equal
                                HI-Higher
MI-Minus
                                VC-Overflow clear
F-Never true 1
                                LE-Less than or equal
NE-Not equal
                                VS-Overflow set
Not applicable to the Bcc instructions.
```

#### 2.4.4 Standard Control Structures in Coldfire Assembly Language

In this section, we describe the implementation of standard high-level control structures in ColdFire assembly language. We explain the implementation of the followings:

- *if-then-else* statements,
- switch and case statement,
- while and do-while structures,
- *for* loop structures.

#### **2.4.4.1** if statement

The basic high-level control structure is the *if* statement. In this section, we show how we implement the *if* statement in ColdFire assembly language. For this purpose, we consider the following *if* statement example:

A C-code example for the *if* statement

```
if (11 > 12)
     11 = 12 + 5;
else
     11 = 12 - 10;
```

The translation for this piece of code could be as following:

```
; &l1 -> a1
         move.1
                  #11,a1
                           ; &12 -> a2
         move.1
                  #12,a2
                  (a1),d1 ; l1 -> d1
         move.1
         move.1
                  (a2),d2 ; 12 -> d2
                  d2,d1 ; 11 - 12 -> CCR
else1 ; (if !(11 - 12 > 0) then do the else part )
if1:
         cmp.1
         ble.s
         move.1
                  d2,d0
                  #5,d0
         addq.1
                  d0,(a1)
         move.1
         bra.s
                  fi1
else1:
         move.1
                  d2,d0
         addi.l #-10,d0
                  d0,(a1)
         move.
```

In the first step we have to obtain the address of the operands (i.e., 11 & 12) to transfer their contents to registers for subsequent operations. Having loaded the address of the variables, their contents are transferred into d1 and d2 using **move.l** op-code. Afterwards, we compare them and perform the necessary operation. Finally, the contents of the register are stored into the corresponding variable, which is 11.

As can be observed in the last example, the contents of variables have to be loaded into the registers before manipulations, and the final result also has to be stored into the original location after the required operations. These transfers result in poor performance for applications. Therefore, optimizing compilers and assemblers try to keep the contents of the variables in registers in order to improve performance. For this reason, we use registers to represent variables' values onward.

Considering 11 is in the d1 register and 12 is in the d2 register, we have the following code for this structure.

```
if1:
         cmp.1
                  d2,d1
                               ; 11 - 12 -> CCR
         ble.s
                  else1
                               ; (if !(11 - 12 > 0) then do the else part)
         move.1
                  d2,d0
         addq.1
                  #5,d0
         move.l
                  d0,d1
         bra.s
                  fi1
else1:
         move.1
                  d2,d0
        addi.l
                 #-10,d2
                  d2,d1
         move.1
fil:
```

As can be observed from the corresponding assembly code, the tested condition in the branch instruction is the opposite of the original condition in the original *if* statement in the C program. It is also possible that the *if* structure does not have the *else* section. In such a case, the corresponding assembly language is shown below.

```
move.l d0,d1
fi1:
```

The other possibility is having a combination of conditions (e.g., using bitwise logical operations such as && or  $\parallel$  in C) in *if* statements. Some examples situations are given here.

#### Assumption: 11 is in d1, 12 is in d2, and 13 is in d3

```
if (l1 > l2 && l2 < l3)
                                if3:
                                         cmp.1
                                                  d2,d1
                                                            # compare 11 and 12
    11 = 12 + 5;
                                         ble.s
                                                  else3
else
                                         cmp.1
                                                  d3,d2
                                                            # compare 12 and 13
    11 = 12 - 10;
                                                  else3
                                         bqe.s
                                         {\tt move.l}
                                                  d2,d0
                                         addq.1
                                                  #5,d0
                                                            # then part
                                         move.1
                                                  d0,d1
                                                  fi3
                                         bra.s
                                else3:
                                         move.1
                                                  d2,d0
                                         addi.l
                                                  #-10,d0
                                                            # else part
                                         move.1
                                                  d0,d1
                                fi3:
if (11 > 12 || 12 < 13)
                                if4:
                                         cmp.1
                                                  d2,d1
                                                            # compare 11 and 12
         11 = 12 + 5;
                                         bgt.s
                                                  then4
    else
                                                            # compare 12 and 13
                                         cmp.1
                                                  d3,d2
         11 = 12 - 10;
                                                  else4
                                         bge.s
                                         move.1
                                then4
                                                  d2,d0
                                         addq.l
                                                  #5,d0
                                                            # then part
                                         move.l
                                                  d0,d1
                                         bra.s
                                                  fi4
                                                  d2,d0
                                         move.1
                                else4:
                                                  #-10,d0
                                         addi.l
                                         move.1
                                                  d0,d1
                                fi4:
```

#### **Explore the differences between these two examples.**

#### 2.4.4.2 Switch statement

The next high-level structure of interest is the *switch* (or case) statement. Its purpose is to allow the value of a variable or expression to control the flow of program execution. The next example shows this structure in C language.

```
break;
case 3: 12 = 11 + 6;
break;
default : 12 = 11 + 10;
}
```

The most common way to convert a switch structure into its corresponding assembly structure is to use a chain of *if..else..if* statements. We use this approach to convert this structure into assembly language. The following is the equivalent assembly code for the above C code.

# Assumption: 11 is d1, 12 is d2, x1 in d5

```
cmpi.1
sw1:
                  #0,d5
        beq.s
                  case0
                               # do case 0
        cmpi.1
                  #1,d5
                               # do case 1
        beq.s
                 case1
        cmpi.1
                  #2,d5
                               # do case 2
        beq.s
                 case2
        cmpi.1
                 #3,d5
                 case3
                               # do case 3
        beq.s
                 default
        bra.s
                               # do default
case0:
        move.1
                 d1,d0
        addq.l
                  #1,d0
        move.1
                 d0,d2
        bra.s
                 ws1
case1:
        move.1
                 d1,d0
                 #2,d0
        addq.l
        move.1
                 d0,d2
        bra.s
                 ws1
case2:
                 d1,d0
        move.1
        addq.l
                  #4,d0
        move.1
                 d0,d2
        bra.s
                 ws1
case3:
        move.1
                 d1,d0
        addq.l
                  #6,d0
        move.1
                 d0,d2
        bra.s
                 ws1
default:
        move.1
                 d1,d0
        addi.l
                 #10,d0
        move.1 d0,d2
ws1:
```

#### 2.4.4.3 while and do...while loops

The *while* loop is an iterative statement provided in high-level languages. The *while* loop tests a *boolean* expression at the beginning of a loop body and executes the body if the expression evaluates to *true*. The following C code and its ColdFire assembly implementation demonstrate this situation.

#### Assumption: a in d1 and b in d2

The *do...while* is another iterative structure in high-level languages. It differs from the **while** structure in the location of testing the condition. This structure checks the correctness of the Boolean expression at the end of the loop instead of the beginning. The next example shows this structure and its ColdFire assembly language implementation.

```
do{
    b += 5;
    b += 5;
    addq.1 #5,d2
}while (a > b);
    cmp.1 d2,d1 ; a - b -> CCR
    bgt.s do1
od1:
```

Explain the difference between *while* and *do...while* constructs in terms of the condition that is checked at the beginning of *while* and the condition at the bottom of *do...while* constructs in assembly language.

# 2.4.4.4 For loop

When the number of iterations is known prior to executing the loop, we use *for loop* in high-level languages. The next example shows this structure in high-level and the corresponding low-level implementation.

```
#0,d2
                                                # b = 0
                                movea
                                moveq
                                        #0,d0
                                                \# i = 0
b = 0;
                                cmpi.l #100,d0 # Compare (i - 100)
                       for1:
for (i = 0; i < 100; i++)
                                bge.s
                                        endfor1 \# i - 100 < 0?
       b += i;
                                        d0,d2
                                add.l
                                                \# b += i
                                addq.l #1,d0
                                                # i++
                                bra.s
                                        for1 # go to the loop
                        endfor1:
```

### 2.5 Lab Work:

**2.5.1** In this section, you are required to <u>write a program in ColdFire assembly</u> language to generate the first twenty prime numbers greater than 2 and save them <u>into a memory location called *Primearray*.</u> You <u>have to</u> use the same structures that we introduced in previous sections. For this part, you may use the following algorithm. <u>You are required to optimize the codes in terms of its execution time and the required</u>

#### space.

**Note:** You can use the piece of code that is introduced in the next part of the lab to find out the execution time of any part of the program.

#### **Deliverable:**

- Your program in pseudo code.
- Include a well-commented listing of your program. Comments should include register usage (i.e., which variables are kept in which registers), and a description of all symbols.
- Memory Map Assignment by the linker.
- Snap shots of the data section before and after execution of the program.
- The execution time of your code.

**2.5.2** In this section, write a program in ColdFire assembly language to sort twenty signed-integer numbers reside in an array called myarray. (Use bubble sort for the sort algorithm without using any function or procedure). Your implementation will be evaluated in comparison to the other students' implementations based on the execution time and the required space. You need to use a piece of code, which will be provided by your TA, to measure the execution time of any part of your programs in cycles.

You <u>have to</u> use the same structure that we introduced in the sections above.

#### **Deliverable:**

• The program in pseudo code.

- Include a well-commented listing of your program. Comments should include register usage (i.e., which variables are kept in which registers), and a description of all symbols.
- Memory Map Assignment by the linker.
- Snap shots of the data section before and after execution of the program.
- The execution time of your code.